[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-devel] [PATCH v9 07/24] hw/arm: add FTWDT010 watchdog timer suppor
From: |
Kuo-Jung Su |
Subject: |
[Qemu-devel] [PATCH v9 07/24] hw/arm: add FTWDT010 watchdog timer support |
Date: |
Mon, 25 Mar 2013 20:09:43 +0800 |
From: Kuo-Jung Su <address@hidden>
The FTWDT010 is used to prevent system from infinite loop
while software gets trapped in the deadlock.
Under the normal operation, users should restart FTWDT010
at the regular intervals before counter counts down to 0.
If the counter does reach 0, FTWDT010 will try to reset
the system by generating one or a combination of signals,
system reset, system interrupt, and external interrupt.
Signed-off-by: Kuo-Jung Su <address@hidden>
---
hw/arm/Makefile.objs | 2 +-
hw/arm/ftplat_a369.c | 8 ++
hw/arm/ftplat_a369soc.c | 3 +
hw/ftwdt010.c | 213 +++++++++++++++++++++++++++++++++++++++++++++++
hw/ftwdt010.h | 35 ++++++++
5 files changed, 260 insertions(+), 1 deletion(-)
create mode 100644 hw/ftwdt010.c
create mode 100644 hw/ftwdt010.h
diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs
index 4fe0222..22f0c64 100644
--- a/hw/arm/Makefile.objs
+++ b/hw/arm/Makefile.objs
@@ -24,7 +24,7 @@ obj-y += framebuffer.o
obj-y += strongarm.o
obj-y += imx_serial.o imx_ccm.o imx_timer.o imx_avic.o
obj-$(CONFIG_KVM) += kvm/arm_gic.o
-obj-y += ftintc020.o ftahbc020.o ftddrii030.o ftpwmtmr010.o
+obj-y += ftintc020.o ftahbc020.o ftddrii030.o ftpwmtmr010.o ftwdt010.o
obj-y := $(addprefix ../,$(obj-y))
diff --git a/hw/arm/ftplat_a369.c b/hw/arm/ftplat_a369.c
index 6f00c82..45f0846 100644
--- a/hw/arm/ftplat_a369.c
+++ b/hw/arm/ftplat_a369.c
@@ -19,6 +19,11 @@
#include "hw/faraday.h"
+static void a369_system_reset(void *opaque)
+{
+ cpu_reset(CPU(opaque));
+}
+
/* Board init. */
static void a369_board_init(QEMUMachineInitArgs *args)
@@ -57,6 +62,9 @@ static void a369_board_init(QEMUMachineInitArgs *args)
vmstate_register_ram_global(s->ram);
qdev_init_nofail(ds);
+ /* Customized system reset */
+ qemu_register_reset(a369_system_reset, cpu);
+
/* System start-up */
if (args->kernel_filename) {
diff --git a/hw/arm/ftplat_a369soc.c b/hw/arm/ftplat_a369soc.c
index 6e2ea65..56f0920 100644
--- a/hw/arm/ftplat_a369soc.c
+++ b/hw/arm/ftplat_a369soc.c
@@ -147,6 +147,9 @@ static void a369soc_chip_init(FaradaySoCState *s)
sysbus_connect_irq(SYS_BUS_DEVICE(ds), 1, s->pic[9]);
sysbus_connect_irq(SYS_BUS_DEVICE(ds), 2, s->pic[10]);
sysbus_connect_irq(SYS_BUS_DEVICE(ds), 3, s->pic[11]);
+
+ /* ftwdt010 */
+ sysbus_create_simple("ftwdt010", 0x92200000, s->pic[46]);
}
static void a369soc_realize(DeviceState *dev, Error **errp)
diff --git a/hw/ftwdt010.c b/hw/ftwdt010.c
new file mode 100644
index 0000000..cdbe2f3
--- /dev/null
+++ b/hw/ftwdt010.c
@@ -0,0 +1,213 @@
+/*
+ * QEMU model of the FTWDT010 WatchDog Timer
+ *
+ * Copyright (C) 2012 Faraday Technology
+ * Written by Dante Su <address@hidden>
+ *
+ * This file is licensed under GNU GPL v2+.
+ */
+
+#include "hw/sysbus.h"
+#include "hw/watchdog.h"
+#include "sysemu/sysemu.h"
+#include "qemu/timer.h"
+
+#include "hw/ftwdt010.h"
+
+#define TYPE_FTWDT010 "ftwdt010"
+
+typedef struct Ftwdt010State {
+ /*< private >*/
+ SysBusDevice parent;
+
+ /*< public >*/
+ MemoryRegion mmio;
+
+ qemu_irq irq;
+
+ QEMUTimer *qtimer;
+
+ uint64_t timeout;
+ uint64_t freq; /* desired source clock */
+ uint64_t step; /* get_ticks_per_sec() / freq */
+ bool running;
+
+ /* HW register cache */
+ uint32_t load;
+ uint32_t cr;
+ uint32_t sr;
+} Ftwdt010State;
+
+#define FTWDT010(obj) \
+ OBJECT_CHECK(Ftwdt010State, obj, TYPE_FTWDT010)
+
+static uint64_t
+ftwdt010_mem_read(void *opaque, hwaddr addr, unsigned size)
+{
+ Ftwdt010State *s = FTWDT010(opaque);
+ uint32_t ret = 0;
+
+ switch (addr) {
+ case REG_COUNTER:
+ if (s->cr & CR_EN) {
+ ret = s->timeout - qemu_get_clock_ms(rt_clock);
+ ret = MIN(s->load, ret * 1000000ULL / s->step);
+ } else {
+ ret = s->load;
+ }
+ break;
+ case REG_LOAD:
+ return s->load;
+ case REG_CR:
+ return s->cr;
+ case REG_SR:
+ return s->sr;
+ case REG_REVR:
+ return 0x00010601; /* rev. 1.6.1 */
+ default:
+ qemu_log_mask(LOG_GUEST_ERROR,
+ "ftwdt010: undefined memory address@hidden" HWADDR_PRIx "\n",
addr);
+ break;
+ }
+
+ return ret;
+}
+
+static void
+ftwdt010_mem_write(void *opaque, hwaddr addr, uint64_t val, unsigned size)
+{
+ Ftwdt010State *s = FTWDT010(opaque);
+
+ switch (addr) {
+ case REG_LOAD:
+ s->load = (uint32_t)val;
+ break;
+ case REG_RESTART:
+ if ((s->cr & CR_EN) && (val == WDT_MAGIC)) {
+ s->timeout = (s->step * (uint64_t)s->load) / 1000000ULL;
+ s->timeout = qemu_get_clock_ms(rt_clock) + MAX(s->timeout, 1);
+ qemu_mod_timer(s->qtimer, s->timeout);
+ }
+ break;
+ case REG_CR:
+ s->cr = (uint32_t)val;
+ if (s->cr & CR_EN) {
+ if (s->running) {
+ break;
+ }
+ s->running = true;
+ s->timeout = (s->step * (uint64_t)s->load) / 1000000ULL;
+ s->timeout = qemu_get_clock_ms(rt_clock) + MAX(s->timeout, 1);
+ qemu_mod_timer(s->qtimer, s->timeout);
+ } else {
+ s->running = false;
+ qemu_del_timer(s->qtimer);
+ }
+ break;
+ case REG_SCR:
+ s->sr &= ~(uint32_t)val;
+ break;
+ default:
+ qemu_log_mask(LOG_GUEST_ERROR,
+ "ftwdt010: undefined memory address@hidden" HWADDR_PRIx "\n",
addr);
+ break;
+ }
+}
+
+static const MemoryRegionOps mmio_ops = {
+ .read = ftwdt010_mem_read,
+ .write = ftwdt010_mem_write,
+ .endianness = DEVICE_LITTLE_ENDIAN,
+ .valid = {
+ .min_access_size = 4,
+ .max_access_size = 4
+ }
+};
+
+static void ftwdt010_timer_tick(void *opaque)
+{
+ Ftwdt010State *s = FTWDT010(opaque);
+
+ s->sr = SR_SRST;
+
+ /* send interrupt signal */
+ qemu_set_irq(s->irq, (s->cr & CR_INTR) ? 1 : 0);
+
+ /* send system reset */
+ if (s->cr & CR_SRST) {
+ watchdog_perform_action();
+ }
+}
+
+static void ftwdt010_reset(DeviceState *ds)
+{
+ Ftwdt010State *s = FTWDT010(SYS_BUS_DEVICE(ds));
+
+ s->cr = 0;
+ s->sr = 0;
+ s->load = 0x3ef1480;
+ s->timeout = 0;
+}
+
+static void ftwdt010_realize(DeviceState *dev, Error **errp)
+{
+ Ftwdt010State *s = FTWDT010(dev);
+ SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
+
+ s->step = (uint64_t)get_ticks_per_sec() / s->freq;
+ s->qtimer = qemu_new_timer_ms(rt_clock, ftwdt010_timer_tick, s);
+
+ memory_region_init_io(&s->mmio,
+ &mmio_ops,
+ s,
+ TYPE_FTWDT010,
+ 0x1000);
+ sysbus_init_mmio(sbd, &s->mmio);
+ sysbus_init_irq(sbd, &s->irq);
+}
+
+static const VMStateDescription vmstate_ftwdt010 = {
+ .name = TYPE_FTWDT010,
+ .version_id = 1,
+ .minimum_version_id = 1,
+ .minimum_version_id_old = 1,
+ .fields = (VMStateField[]) {
+ VMSTATE_UINT64(timeout, Ftwdt010State),
+ VMSTATE_UINT64(freq, Ftwdt010State),
+ VMSTATE_UINT64(step, Ftwdt010State),
+ VMSTATE_UINT32(load, Ftwdt010State),
+ VMSTATE_UINT32(cr, Ftwdt010State),
+ VMSTATE_UINT32(sr, Ftwdt010State),
+ VMSTATE_END_OF_LIST()
+ }
+};
+
+static Property ftwdt010_properties[] = {
+ DEFINE_PROP_UINT64("freq", Ftwdt010State, freq, 66000000ULL),
+ DEFINE_PROP_END_OF_LIST(),
+};
+
+static void ftwdt010_class_init(ObjectClass *klass, void *data)
+{
+ DeviceClass *dc = DEVICE_CLASS(klass);
+
+ dc->vmsd = &vmstate_ftwdt010;
+ dc->props = ftwdt010_properties;
+ dc->reset = ftwdt010_reset;
+ dc->realize = ftwdt010_realize;
+ dc->no_user = 1;
+}
+
+static const TypeInfo ftwdt010_info = {
+ .name = TYPE_FTWDT010,
+ .parent = TYPE_SYS_BUS_DEVICE,
+ .instance_size = sizeof(Ftwdt010State),
+ .class_init = ftwdt010_class_init,
+};
+
+static void ftwdt010_register_types(void)
+{
+ type_register_static(&ftwdt010_info);
+}
+
+type_init(ftwdt010_register_types)
diff --git a/hw/ftwdt010.h b/hw/ftwdt010.h
new file mode 100644
index 0000000..46c0871
--- /dev/null
+++ b/hw/ftwdt010.h
@@ -0,0 +1,35 @@
+/*
+ * QEMU model of the FTWDT010 WatchDog Timer
+ *
+ * Copyright (C) 2012 Faraday Technology
+ * Written by Dante Su <address@hidden>
+ *
+ * This file is licensed under GNU GPL v2+.
+ */
+
+#ifndef HW_ARM_FTWDT010_H
+#define HW_ARM_FTWDT010_H
+
+#include "qemu/bitops.h"
+
+/* Hardware registers */
+#define REG_COUNTER 0x00 /* counter register */
+#define REG_LOAD 0x04 /* (re)load register */
+#define REG_RESTART 0x08 /* restart register */
+#define REG_CR 0x0C /* control register */
+#define REG_SR 0x10 /* status register */
+#define REG_SCR 0x14 /* status clear register */
+#define REG_INTR_LEN 0x18 /* interrupt length register */
+#define REG_REVR 0x1C /* revision register */
+
+#define CR_CLKS BIT(4) /* clock source */
+#define CR_ESIG BIT(3) /* external signal enabled */
+#define CR_INTR BIT(2) /* system reset interrupt enabled */
+#define CR_SRST BIT(1) /* system reset enabled */
+#define CR_EN BIT(0) /* chip enabled */
+
+#define SR_SRST BIT(1) /* system reset */
+
+#define WDT_MAGIC 0x5ab9 /* magic for watchdog restart */
+
+#endif
--
1.7.9.5
- [Qemu-devel] [PATCH v9 01/24] target-arm: add Faraday ARMv5TE processors support, (continued)
[Qemu-devel] [PATCH v9 02/24] hw/arm: add Faraday a369 SoC platform support, Kuo-Jung Su, 2013/03/25
[Qemu-devel] [PATCH v9 06/24] hw/arm: add FTPWMTMR010 timer support, Kuo-Jung Su, 2013/03/25
[Qemu-devel] [PATCH v9 07/24] hw/arm: add FTWDT010 watchdog timer support,
Kuo-Jung Su <=
[Qemu-devel] [PATCH v9 17/24] qemu/bitops.h: add the bit ordering reversal functions, Kuo-Jung Su, 2013/03/25
[Qemu-devel] [PATCH v9 18/24] hw/arm: add FTGMAC100 1Gbps ethernet support, Kuo-Jung Su, 2013/03/25
[Qemu-devel] [PATCH v9 20/24] hw/arm: add FTTSC010 touchscreen controller support, Kuo-Jung Su, 2013/03/25
[Qemu-devel] [PATCH v9 21/24] hw/arm: add FTSDC010 MMC/SD controller support, Kuo-Jung Su, 2013/03/25
[Qemu-devel] [PATCH v9 19/24] hw/arm: add FTLCDC200 LCD controller support, Kuo-Jung Su, 2013/03/25
[Qemu-devel] [PATCH v9 23/24] hw/arm: add FTTMR010 timer support, Kuo-Jung Su, 2013/03/25
[Qemu-devel] [PATCH v9 22/24] hw/arm: add FTMAC110 10/100Mbps ethernet support, Kuo-Jung Su, 2013/03/25
[Qemu-devel] [PATCH v9 24/24] hw/arm: add FTSPI020 SPI flash controller support, Kuo-Jung Su, 2013/03/25