[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-devel] [PULL 3/3] target-i386: bugfix of Intel MPX
From: |
Paolo Bonzini |
Subject: |
[Qemu-devel] [PULL 3/3] target-i386: bugfix of Intel MPX |
Date: |
Tue, 11 Mar 2014 11:50:38 +0100 |
From: "Liu, Jinsong" <address@hidden>
The correct size of cpuid 0x0d sub-leaf 4 is 0x40, not 0x10.
This is confirmed by Anvin H Peter and Mallick Asit K.
Signed-off-by: Liu Jinsong <address@hidden>
Cc: H. Peter Anvin <address@hidden>
Cc: Asit K Mallick <address@hidden>
Signed-off-by: Paolo Bonzini <address@hidden>
Signed-off-by: Liu, Jinsong <address@hidden>
---
target-i386/cpu.c | 2 +-
1 file changed, 1 insertion(+), 1 deletion(-)
diff --git a/target-i386/cpu.c b/target-i386/cpu.c
index 0e8812a..9f69d7e 100644
--- a/target-i386/cpu.c
+++ b/target-i386/cpu.c
@@ -339,7 +339,7 @@ static const ExtSaveArea ext_save_areas[] = {
[3] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
.offset = 0x3c0, .size = 0x40 },
[4] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
- .offset = 0x400, .size = 0x10 },
+ .offset = 0x400, .size = 0x40 },
};
const char *get_register_name_32(unsigned int reg)
--
1.8.3.1