[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
Re: [Qemu-devel] [PATCH v1 1/1] cadence_gem: Correct Marvell PHY SPCFC r
From: |
Peter Maydell |
Subject: |
Re: [Qemu-devel] [PATCH v1 1/1] cadence_gem: Correct Marvell PHY SPCFC reset value |
Date: |
Tue, 8 Sep 2015 15:51:55 +0100 |
On 3 September 2015 at 23:10, Alistair Francis
<address@hidden> wrote:
> Bit 15 of the PHY Specific Status Register is reserved and
> should remain 0. Fix the reset value to ensure that the 15th
> bit is not set.
>
> Signed-off-by: Alistair Francis <address@hidden>
> ---
> http://www.marvell.com/transceivers/assets/Marvell-88E3016-Fast-Ethernet.pdf
>
> hw/net/cadence_gem.c | 2 +-
> 1 files changed, 1 insertions(+), 1 deletions(-)
>
> diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c
> index 494a346..1127223 100644
> --- a/hw/net/cadence_gem.c
> +++ b/hw/net/cadence_gem.c
> @@ -951,7 +951,7 @@ static void gem_phy_reset(CadenceGEMState *s)
> s->phy_regs[PHY_REG_1000BTSTAT] = 0x7C00;
> s->phy_regs[PHY_REG_EXTSTAT] = 0x3000;
> s->phy_regs[PHY_REG_PHYSPCFC_CTL] = 0x0078;
> - s->phy_regs[PHY_REG_PHYSPCFC_ST] = 0xBC00;
> + s->phy_regs[PHY_REG_PHYSPCFC_ST] = 0x7C00;
> s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL] = 0x0C60;
> s->phy_regs[PHY_REG_LED] = 0x4100;
> s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL2] = 0x000A;
Applied to target-arm.next, thanks.
-- PMM