[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-devel] [PATCH 15/38] target/hppa: Do not set cs_base to iaoq_b
From: |
Richard Henderson |
Subject: |
[Qemu-devel] [PATCH 15/38] target/hppa: Do not set cs_base to iaoq_b |
Date: |
Thu, 28 Dec 2017 22:31:22 -0800 |
We will need to use cs_base for iasq_f.
Signed-off-by: Richard Henderson <address@hidden>
---
target/hppa/cpu.h | 13 +++++++++++--
target/hppa/cpu.c | 4 +++-
target/hppa/translate.c | 22 ++++++++++++----------
3 files changed, 26 insertions(+), 13 deletions(-)
diff --git a/target/hppa/cpu.h b/target/hppa/cpu.h
index 94f9c8ca2b..babad0d2c1 100644
--- a/target/hppa/cpu.h
+++ b/target/hppa/cpu.h
@@ -240,15 +240,24 @@ void hppa_translate_init(void);
void hppa_cpu_list(FILE *f, fprintf_function cpu_fprintf);
+/* Since PSW_V will never need to be in tb->flags, reuse it.
+ * TB_FLAG_NONSEQ indicates that the two instructions in the insn queue
+ * are non-sequential.
+ */
+#define TB_FLAG_NONSEQ PSW_V
+
static inline void cpu_get_tb_cpu_state(CPUHPPAState *env, target_ulong *pc,
target_ulong *cs_base,
uint32_t *pflags)
{
+ bool nonseq = env->iaoq_b != env->iaoq_f + 4;
+
*pc = env->iaoq_f;
- *cs_base = env->iaoq_b;
+ *cs_base = 0;
/* ??? E, T, H, L, B, P bits need to be here, when implemented. */
*pflags = (env->psw & (PSW_W | PSW_C | PSW_D))
- | env->psw_n * PSW_N;
+ | env->psw_n * PSW_N
+ | nonseq * TB_FLAG_NONSEQ;
}
target_ureg cpu_hppa_get_psw(CPUHPPAState *env);
diff --git a/target/hppa/cpu.c b/target/hppa/cpu.c
index 6b2d22118d..715233c59a 100644
--- a/target/hppa/cpu.c
+++ b/target/hppa/cpu.c
@@ -38,7 +38,9 @@ static void hppa_cpu_synchronize_from_tb(CPUState *cs,
TranslationBlock *tb)
HPPACPU *cpu = HPPA_CPU(cs);
cpu->env.iaoq_f = tb->pc;
- cpu->env.iaoq_b = tb->cs_base;
+ if (!(tb->flags & TB_FLAG_NONSEQ)) {
+ cpu->env.iaoq_b = tb->pc + 4;
+ }
cpu->env.psw_n = (tb->flags & PSW_N) != 0;
}
diff --git a/target/hppa/translate.c b/target/hppa/translate.c
index e0d626dfe1..4d5974c94d 100644
--- a/target/hppa/translate.c
+++ b/target/hppa/translate.c
@@ -770,9 +770,9 @@ static void gen_goto_tb(DisasContext *ctx, int which,
target_ureg f, target_ureg b)
{
if (f != -1 && b != -1 && use_goto_tb(ctx, f)) {
+ tcg_gen_movi_reg(cpu_iaoq_b, b);
tcg_gen_goto_tb(which);
tcg_gen_movi_reg(cpu_iaoq_f, f);
- tcg_gen_movi_reg(cpu_iaoq_b, b);
tcg_gen_exit_tb((uintptr_t)ctx->base.tb + which);
} else {
copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b);
@@ -1792,11 +1792,17 @@ static DisasJumpType do_ibranch(DisasContext *ctx,
TCGv_reg dest,
}
next = get_temp(ctx);
tcg_gen_mov_reg(next, dest);
- ctx->iaoq_n = -1;
- ctx->iaoq_n_var = next;
if (is_n) {
+ if (use_nullify_skip(ctx)) {
+ tcg_gen_mov_reg(cpu_iaoq_f, next);
+ tcg_gen_addi_reg(cpu_iaoq_b, next, 4);
+ nullify_set(ctx, 0);
+ return DISAS_IAQ_N_UPDATED;
+ }
ctx->null_cond.c = TCG_COND_ALWAYS;
}
+ ctx->iaoq_n = -1;
+ ctx->iaoq_n_var = next;
} else if (is_n && use_nullify_skip(ctx)) {
/* The (conditional) branch, B, nullifies the next insn, N,
and we're allowed to skip execution N (no single-step or
@@ -4222,7 +4228,8 @@ static int hppa_tr_init_disas_context(DisasContextBase
*dcbase,
? ctx->privilege : MMU_PHYS_IDX);
#endif
ctx->iaoq_f = ctx->base.pc_first;
- ctx->iaoq_b = ctx->base.tb->cs_base;
+ ctx->iaoq_b = (ctx->base.tb->flags & TB_FLAG_NONSEQ
+ ? -1 : ctx->iaoq_f + 4);
ctx->base.pc_first &= -4;
ctx->iaoq_n = -1;
@@ -4232,11 +4239,6 @@ static int hppa_tr_init_disas_context(DisasContextBase
*dcbase,
bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4;
bound = MIN(max_insns, bound);
- /* If the instruction queue includes a priority change, split the TB. */
- if ((ctx->iaoq_f ^ ctx->iaoq_b) & 3) {
- bound = 1;
- }
-
ctx->ntempr = 0;
ctx->ntempl = 0;
memset(ctx->tempr, 0, sizeof(ctx->tempr));
@@ -4440,7 +4442,7 @@ void restore_state_to_opc(CPUHPPAState *env,
TranslationBlock *tb,
target_ulong *data)
{
env->iaoq_f = data[0];
- if (data[1] != -1) {
+ if (data[1] != (target_ureg)-1) {
env->iaoq_b = data[1];
}
/* Since we were executing the instruction at IAOQ_F, and took some
--
2.14.3
- [Qemu-devel] [PATCH 03/38] target/hppa: Disable gateway page emulation for system mode, (continued)
- [Qemu-devel] [PATCH 03/38] target/hppa: Disable gateway page emulation for system mode, Richard Henderson, 2017/12/29
- [Qemu-devel] [PATCH 04/38] target/hppa: Define hardware exception types, Richard Henderson, 2017/12/29
- [Qemu-devel] [PATCH 08/38] target/hppa: Add space registers, Richard Henderson, 2017/12/29
- [Qemu-devel] [PATCH 06/38] target/hppa: Implement mmu_idx from IA privilege level, Richard Henderson, 2017/12/29
- [Qemu-devel] [PATCH 10/38] target/hppa: Adjust insn mask for mfctl, w, Richard Henderson, 2017/12/29
- [Qemu-devel] [PATCH 09/38] target/hppa: Add control registers, Richard Henderson, 2017/12/29
- [Qemu-devel] [PATCH 07/38] target/hppa: Implement the system mask instructions, Richard Henderson, 2017/12/29
- [Qemu-devel] [PATCH 11/38] target/hppa: Implement rfi, Richard Henderson, 2017/12/29
- [Qemu-devel] [PATCH 12/38] target/hppa: Fill in hppa_cpu_do_interrupt/hppa_cpu_exec_interrupt, Richard Henderson, 2017/12/29
- [Qemu-devel] [PATCH 13/38] target/hppa: Implement unaligned access trap, Richard Henderson, 2017/12/29
- [Qemu-devel] [PATCH 15/38] target/hppa: Do not set cs_base to iaoq_b,
Richard Henderson <=
- [Qemu-devel] [PATCH 18/38] target/hppa: Implement tlb_fill, Richard Henderson, 2017/12/29
- [Qemu-devel] [PATCH 05/38] target/hppa: Split address size from register size, Richard Henderson, 2017/12/29
- [Qemu-devel] [PATCH 16/38] target/hppa: Avoid privilege level decrease during branches, Richard Henderson, 2017/12/29
- [Qemu-devel] [PATCH 14/38] target/hppa: Use space registers in data operations, Richard Henderson, 2017/12/29
- [Qemu-devel] [PATCH 23/38] target/hppa: Implement P*TLB and P*TLBE insns, Richard Henderson, 2017/12/29
- [Qemu-devel] [PATCH 24/38] target/hppa: Implement LDWA, Richard Henderson, 2017/12/29
- [Qemu-devel] [PATCH 17/38] target/hppa: Implement IASQ, Richard Henderson, 2017/12/29
- [Qemu-devel] [PATCH 19/38] target/hppa: Implement external interrupts, Richard Henderson, 2017/12/29
- [Qemu-devel] [PATCH 22/38] target/hppa: Implement I*TLBA and I*TLBP insns, Richard Henderson, 2017/12/29
- [Qemu-devel] [PATCH 20/38] target/hppa: Implement the interval timer, Richard Henderson, 2017/12/29