[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-devel] [PATCH v7 20/23] SiFive RISC-V PRCI Block
From: |
Michael Clark |
Subject: |
[Qemu-devel] [PATCH v7 20/23] SiFive RISC-V PRCI Block |
Date: |
Tue, 27 Feb 2018 11:17:57 +1300 |
Simple model of the PRCI (Power, Reset, Clock, Interrupt) to emulate
register reads made by the SDK BSP.
Acked-by: Richard Henderson <address@hidden>
Signed-off-by: Michael Clark <address@hidden>
---
hw/riscv/sifive_prci.c | 89 ++++++++++++++++++++++++++++++++++++++++++
include/hw/riscv/sifive_prci.h | 37 ++++++++++++++++++
2 files changed, 126 insertions(+)
create mode 100644 hw/riscv/sifive_prci.c
create mode 100644 include/hw/riscv/sifive_prci.h
diff --git a/hw/riscv/sifive_prci.c b/hw/riscv/sifive_prci.c
new file mode 100644
index 0000000..0910ea3
--- /dev/null
+++ b/hw/riscv/sifive_prci.c
@@ -0,0 +1,89 @@
+/*
+ * QEMU SiFive PRCI (Power, Reset, Clock, Interrupt)
+ *
+ * Copyright (c) 2017 SiFive, Inc.
+ *
+ * Simple model of the PRCI to emulate register reads made by the SDK BSP
+ *
+ * This program is free software; you can redistribute it and/or modify it
+ * under the terms and conditions of the GNU General Public License,
+ * version 2 or later, as published by the Free Software Foundation.
+ *
+ * This program is distributed in the hope it will be useful, but WITHOUT
+ * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
+ * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
+ * more details.
+ *
+ * You should have received a copy of the GNU General Public License along with
+ * this program. If not, see <http://www.gnu.org/licenses/>.
+ */
+
+#include "qemu/osdep.h"
+#include "hw/sysbus.h"
+#include "target/riscv/cpu.h"
+#include "hw/riscv/sifive_prci.h"
+
+/* currently implements enough to mock freedom-e-sdk BSP clock programming */
+
+static uint64_t sifive_prci_read(void *opaque, hwaddr addr, unsigned int size)
+{
+ if (addr == 0 /* PRCI_HFROSCCFG */) {
+ return 1 << 31; /* ROSC_RDY */
+ }
+ if (addr == 8 /* PRCI_PLLCFG */) {
+ return 1 << 31; /* PLL_LOCK */
+ }
+ hw_error("%s: read: addr=0x%x\n", __func__, (int)addr);
+ return 0;
+}
+
+static void sifive_prci_write(void *opaque, hwaddr addr,
+ uint64_t val64, unsigned int size)
+{
+ /* discard writes */
+}
+
+static const MemoryRegionOps sifive_prci_ops = {
+ .read = sifive_prci_read,
+ .write = sifive_prci_write,
+ .endianness = DEVICE_NATIVE_ENDIAN,
+ .valid = {
+ .min_access_size = 4,
+ .max_access_size = 4
+ }
+};
+
+static void sifive_prci_init(Object *obj)
+{
+ SiFivePRCIState *s = SIFIVE_PRCI(obj);
+
+ memory_region_init_io(&s->mmio, obj, &sifive_prci_ops, s,
+ TYPE_SIFIVE_PRCI, 0x8000);
+ sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio);
+}
+
+static const TypeInfo sifive_prci_info = {
+ .name = TYPE_SIFIVE_PRCI,
+ .parent = TYPE_SYS_BUS_DEVICE,
+ .instance_size = sizeof(SiFivePRCIState),
+ .instance_init = sifive_prci_init,
+};
+
+static void sifive_prci_register_types(void)
+{
+ type_register_static(&sifive_prci_info);
+}
+
+type_init(sifive_prci_register_types)
+
+
+/*
+ * Create PRCI device.
+ */
+DeviceState *sifive_prci_create(hwaddr addr)
+{
+ DeviceState *dev = qdev_create(NULL, TYPE_SIFIVE_PRCI);
+ qdev_init_nofail(dev);
+ sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, addr);
+ return dev;
+}
diff --git a/include/hw/riscv/sifive_prci.h b/include/hw/riscv/sifive_prci.h
new file mode 100644
index 0000000..b6f4c48
--- /dev/null
+++ b/include/hw/riscv/sifive_prci.h
@@ -0,0 +1,37 @@
+/*
+ * QEMU SiFive PRCI (Power, Reset, Clock, Interrupt) interface
+ *
+ * Copyright (c) 2017 SiFive, Inc.
+ *
+ * This program is free software; you can redistribute it and/or modify it
+ * under the terms and conditions of the GNU General Public License,
+ * version 2 or later, as published by the Free Software Foundation.
+ *
+ * This program is distributed in the hope it will be useful, but WITHOUT
+ * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
+ * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
+ * more details.
+ *
+ * You should have received a copy of the GNU General Public License along with
+ * this program. If not, see <http://www.gnu.org/licenses/>.
+ */
+
+#ifndef HW_SIFIVE_PRCI_H
+#define HW_SIFIVE_PRCI_H
+
+#define TYPE_SIFIVE_PRCI "riscv.sifive.prci"
+
+#define SIFIVE_PRCI(obj) \
+ OBJECT_CHECK(SiFivePRCIState, (obj), TYPE_SIFIVE_PRCI)
+
+typedef struct SiFivePRCIState {
+ /*< private >*/
+ SysBusDevice parent_obj;
+
+ /*< public >*/
+ MemoryRegion mmio;
+} SiFivePRCIState;
+
+DeviceState *sifive_prci_create(hwaddr addr);
+
+#endif
--
2.7.0
- [Qemu-devel] [PATCH v7 10/23] RISC-V Linux User Emulation, (continued)
- [Qemu-devel] [PATCH v7 10/23] RISC-V Linux User Emulation, Michael Clark, 2018/02/26
- [Qemu-devel] [PATCH v7 11/23] Add symbol table callback interface to load_elf, Michael Clark, 2018/02/26
- [Qemu-devel] [PATCH v7 12/23] RISC-V HTIF Console, Michael Clark, 2018/02/26
- [Qemu-devel] [PATCH v7 13/23] RISC-V HART Array, Michael Clark, 2018/02/26
- [Qemu-devel] [PATCH v7 14/23] SiFive RISC-V CLINT Block, Michael Clark, 2018/02/26
- [Qemu-devel] [PATCH v7 15/23] SiFive RISC-V PLIC Block, Michael Clark, 2018/02/26
- [Qemu-devel] [PATCH v7 16/23] RISC-V Spike Machines, Michael Clark, 2018/02/26
- [Qemu-devel] [PATCH v7 17/23] SiFive RISC-V Test Finisher, Michael Clark, 2018/02/26
- [Qemu-devel] [PATCH v7 18/23] RISC-V VirtIO Machine, Michael Clark, 2018/02/26
- [Qemu-devel] [PATCH v7 19/23] SiFive RISC-V UART Device, Michael Clark, 2018/02/26
- [Qemu-devel] [PATCH v7 20/23] SiFive RISC-V PRCI Block,
Michael Clark <=
- [Qemu-devel] [PATCH v7 21/23] SiFive Freedom E300 RISC-V Machine, Michael Clark, 2018/02/26
- [Qemu-devel] [PATCH v7 22/23] SiFive Freedom U500 RISC-V Machine, Michael Clark, 2018/02/26
- [Qemu-devel] [PATCH v7 23/23] RISC-V Build Infrastructure, Michael Clark, 2018/02/26
- Re: [Qemu-devel] [PATCH v7 00/23] RISC-V QEMU Port Submission, Michael Clark, 2018/02/26
- Re: [Qemu-devel] [PATCH v7 00/23] RISC-V QEMU Port Submission, no-reply, 2018/02/26
- Re: [Qemu-devel] [PATCH v7 00/23] RISC-V QEMU Port Submission, no-reply, 2018/02/26