qemu-devel
[Top][All Lists]
Advanced

[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]

Re: [Qemu-devel] [PATCH 03/26] target/arm: Add PAuth active bit to tbfla


From: Peter Maydell
Subject: Re: [Qemu-devel] [PATCH 03/26] target/arm: Add PAuth active bit to tbflags
Date: Tue, 11 Dec 2018 15:23:28 +0000

On Fri, 7 Dec 2018 at 10:36, Richard Henderson
<address@hidden> wrote:
>
> There are 5 bits of state that could be added, but to save
> space within tbflags, add only a single enable bit.
> Helpers will determine the rest of the state at runtime.
>
> Signed-off-by: Richard Henderson <address@hidden>
> ---
>  target/arm/cpu.h           |  4 ++++
>  target/arm/translate.h     |  2 ++
>  target/arm/helper.c        | 19 +++++++++++++++++++
>  target/arm/translate-a64.c |  1 +
>  4 files changed, 26 insertions(+)
>
> diff --git a/target/arm/cpu.h b/target/arm/cpu.h
> index 80d65866c6..f70eff8bcf 100644
> --- a/target/arm/cpu.h
> +++ b/target/arm/cpu.h
> @@ -3024,6 +3024,8 @@ static inline bool 
> arm_cpu_data_is_big_endian(CPUARMState *env)
>  #define ARM_TBFLAG_SVEEXC_EL_MASK   (0x3 << ARM_TBFLAG_SVEEXC_EL_SHIFT)
>  #define ARM_TBFLAG_ZCR_LEN_SHIFT    4
>  #define ARM_TBFLAG_ZCR_LEN_MASK     (0xf << ARM_TBFLAG_ZCR_LEN_SHIFT)
> +#define ARM_TBFLAG_PAUTH_ACTIVE_SHIFT  8
> +#define ARM_TBFLAG_PAUTH_ACTIVE_MASK   (1ull << 
> ARM_TBFLAG_PAUTH_ACTIVE_SHIFT)
>
>  /* some convenience accessor macros */
>  #define ARM_TBFLAG_AARCH64_STATE(F) \
> @@ -3066,6 +3068,8 @@ static inline bool 
> arm_cpu_data_is_big_endian(CPUARMState *env)
>      (((F) & ARM_TBFLAG_SVEEXC_EL_MASK) >> ARM_TBFLAG_SVEEXC_EL_SHIFT)
>  #define ARM_TBFLAG_ZCR_LEN(F) \
>      (((F) & ARM_TBFLAG_ZCR_LEN_MASK) >> ARM_TBFLAG_ZCR_LEN_SHIFT)
> +#define ARM_TBFLAG_PAUTH_ACTIVE(F) \
> +    (((F) & ARM_TBFLAG_PAUTH_ACTIVE_MASK) >> ARM_TBFLAG_PAUTH_ACTIVE_SHIFT)
>
>  static inline bool bswap_code(bool sctlr_b)
>  {
> diff --git a/target/arm/translate.h b/target/arm/translate.h
> index 1550aa8bc7..d8a8bb4e9c 100644
> --- a/target/arm/translate.h
> +++ b/target/arm/translate.h
> @@ -68,6 +68,8 @@ typedef struct DisasContext {
>      bool is_ldex;
>      /* True if a single-step exception will be taken to the current EL */
>      bool ss_same_el;
> +    /* True if v8.3-PAuth is active.  */
> +    bool pauth_active;
>      /* Bottom two bits of XScale c15_cpar coprocessor access control reg */
>      int c15_cpar;
>      /* TCG op of the current insn_start.  */
> diff --git a/target/arm/helper.c b/target/arm/helper.c
> index 1e20956376..158c550fab 100644
> --- a/target/arm/helper.c
> +++ b/target/arm/helper.c
> @@ -12991,6 +12991,25 @@ void cpu_get_tb_cpu_state(CPUARMState *env, 
> target_ulong *pc,
>              flags |= sve_el << ARM_TBFLAG_SVEEXC_EL_SHIFT;
>              flags |= zcr_len << ARM_TBFLAG_ZCR_LEN_SHIFT;
>          }
> +
> +        if (cpu_isar_feature(aa64_pauth, cpu)) {
> +            /*
> +             * In order to save space in flags, we record only whether
> +             * pauth is "inactive", meaning the insns are implemented as
> +             * a nop, or "active" when some action must be performed.
> +             * The decision of which action to take is left to a helper.
> +             */
> +            uint64_t sctlr;
> +            if (current_el == 0) {
> +                /* FIXME: ARMv8.1-VHE S2 translation regime.  */
> +                sctlr = env->cp15.sctlr_el[1];
> +            } else {
> +                sctlr = env->cp15.sctlr_el[current_el];
> +            }
> +            if (sctlr & (SCTLR_EnIA |SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) {

Missing space before SCTLR_EnIB.

> +                flags |= ARM_TBFLAG_PAUTH_ACTIVE_MASK;
> +            }
> +        }
>      } else {
>          *pc = env->regs[15];
>          flags = (env->thumb << ARM_TBFLAG_THUMB_SHIFT)
> diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c
> index e1da1e4d6f..7c1cc1ce8e 100644
> --- a/target/arm/translate-a64.c
> +++ b/target/arm/translate-a64.c
> @@ -13407,6 +13407,7 @@ static void 
> aarch64_tr_init_disas_context(DisasContextBase *dcbase,
>      dc->fp_excp_el = ARM_TBFLAG_FPEXC_EL(dc->base.tb->flags);
>      dc->sve_excp_el = ARM_TBFLAG_SVEEXC_EL(dc->base.tb->flags);
>      dc->sve_len = (ARM_TBFLAG_ZCR_LEN(dc->base.tb->flags) + 1) * 16;
> +    dc->pauth_active = ARM_TBFLAG_PAUTH_ACTIVE(dc->base.tb->flags);
>      dc->vec_len = 0;
>      dc->vec_stride = 0;
>      dc->cp_regs = arm_cpu->cp_regs;

Otherwise
Reviewed-by: Peter Maydell <address@hidden>

thanks
-- PMM



reply via email to

[Prev in Thread] Current Thread [Next in Thread]