[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[PATCH v3 0/5] target/riscv: support vector extension part 2
From: |
LIU Zhiwei |
Subject: |
[PATCH v3 0/5] target/riscv: support vector extension part 2 |
Date: |
Mon, 10 Feb 2020 15:42:51 +0800 |
This is the second part of v3 patchset. This changelog of v3 is only coverd
the part2.
Features:
* support specification riscv-v-spec-0.7.1.
* support basic vector extension.
* support Zvlsseg.
* support Zvamo.
* not support Zvediv as it is changing.
* fixed SLEN 128bit.
* element width support 8bit, 16bit, 32bit, 64bit.
Changelog:
v3
* move check code from execution time to translation time.
* probe pages before real load or store access.
* use probe_page_check for no-fault operations in linux user mode.
* add atomic and noatomic operation for vector amo instructions.
V2
* use float16_compare{_quiet}
* only use GETPC() in outer most helper
* add ctx.ext_v Property
LIU Zhiwei (5):
target/riscv: add vector unit stride load and store instructions
target/riscv: add vector stride load and store instructions
target/riscv: add vector index load and store instructions
target/riscv: add fault-only-first unit stride load
target/riscv: add vector amo operations
target/riscv/helper.h | 219 ++++
target/riscv/insn32-64.decode | 11 +
target/riscv/insn32.decode | 67 ++
target/riscv/insn_trans/trans_rvv.inc.c | 851 +++++++++++++++
target/riscv/translate.c | 2 +
target/riscv/vector_helper.c | 1251 +++++++++++++++++++++++
6 files changed, 2401 insertions(+)
--
2.23.0
- [PATCH v3 0/5] target/riscv: support vector extension part 2,
LIU Zhiwei <=
- [PATCH v3 4/5] target/riscv: add fault-only-first unit stride load, LIU Zhiwei, 2020/02/10
- [PATCH v3 1/5] target/riscv: add vector unit stride load and store instructions, LIU Zhiwei, 2020/02/10
- [PATCH v3 2/5] target/riscv: add vector stride load and store instructions, LIU Zhiwei, 2020/02/10
- [PATCH v3 3/5] target/riscv: add vector index load and store instructions, LIU Zhiwei, 2020/02/10
- [PATCH v3 5/5] target/riscv: add vector amo operations, LIU Zhiwei, 2020/02/10