[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
Re: [PATCH v2 6/6] target/ppc: Don't update radix PTE R/C bits with gdbs
From: |
Cédric Le Goater |
Subject: |
Re: [PATCH v2 6/6] target/ppc: Don't update radix PTE R/C bits with gdbstub |
Date: |
Thu, 14 May 2020 08:34:56 +0200 |
User-agent: |
Mozilla/5.0 (X11; Linux x86_64; rv:68.0) Gecko/20100101 Thunderbird/68.7.0 |
On 5/14/20 12:57 AM, Greg Kurz wrote:
> gdbstub shouldn't silently change guest visible state when doing address
> translation. Since the R/C bits can only be updated when handling a MMU
> fault, let's reuse the cause_excp flag and rename it to guest_visible.
> While here drop a not very useful comment.
>
> This was found while reading the code. I could verify that this affects
> both powernv and pseries, but I failed to observe any actual bug.
>
> Fixes: d04ea940c597 "target/ppc: Add support for Radix partition-scoped
> translation"
> Signed-off-by: Greg Kurz <address@hidden>
Reviewed-by: Cédric Le Goater <address@hidden>
> ---
> target/ppc/mmu-radix64.c | 39 +++++++++++++++++++++------------------
> 1 file changed, 21 insertions(+), 18 deletions(-)
>
> diff --git a/target/ppc/mmu-radix64.c b/target/ppc/mmu-radix64.c
> index 7ce37cb778db..0d3922537c4c 100644
> --- a/target/ppc/mmu-radix64.c
> +++ b/target/ppc/mmu-radix64.c
> @@ -274,7 +274,7 @@ static int ppc_radix64_partition_scoped_xlate(PowerPCCPU
> *cpu, int rwx,
> ppc_v3_pate_t pate,
> hwaddr *h_raddr, int *h_prot,
> int *h_page_size, bool
> pde_addr,
> - bool cause_excp)
> + bool guest_visible)
> {
> int fault_cause = 0;
> hwaddr pte_addr;
> @@ -289,14 +289,15 @@ static int
> ppc_radix64_partition_scoped_xlate(PowerPCCPU *cpu, int rwx,
> if (pde_addr) { /* address being translated was that of a guest pde
> */
> fault_cause |= DSISR_PRTABLE_FAULT;
> }
> - if (cause_excp) {
> + if (guest_visible) {
> ppc_radix64_raise_hsi(cpu, rwx, eaddr, g_raddr, fault_cause);
> }
> return 1;
> }
>
> - /* Update Reference and Change Bits */
> - ppc_radix64_set_rc(cpu, rwx, pte, pte_addr, h_prot);
> + if (guest_visible) {
> + ppc_radix64_set_rc(cpu, rwx, pte, pte_addr, h_prot);
> + }
>
> return 0;
> }
> @@ -305,7 +306,7 @@ static int ppc_radix64_process_scoped_xlate(PowerPCCPU
> *cpu, int rwx,
> vaddr eaddr, uint64_t pid,
> ppc_v3_pate_t pate, hwaddr
> *g_raddr,
> int *g_prot, int *g_page_size,
> - bool cause_excp)
> + bool guest_visible)
> {
> CPUState *cs = CPU(cpu);
> CPUPPCState *env = &cpu->env;
> @@ -319,7 +320,7 @@ static int ppc_radix64_process_scoped_xlate(PowerPCCPU
> *cpu, int rwx,
> size = 1ULL << ((pate.dw1 & PATE1_R_PRTS) + 12);
> if (offset >= size) {
> /* offset exceeds size of the process table */
> - if (cause_excp) {
> + if (guest_visible) {
> ppc_radix64_raise_si(cpu, rwx, eaddr, DSISR_NOPTE);
> }
> return 1;
> @@ -340,7 +341,7 @@ static int ppc_radix64_process_scoped_xlate(PowerPCCPU
> *cpu, int rwx,
> ret = ppc_radix64_partition_scoped_xlate(cpu, 0, eaddr, prtbe_addr,
> pate, &h_raddr, &h_prot,
> &h_page_size, true,
> - cause_excp);
> + guest_visible);
> if (ret) {
> return ret;
> }
> @@ -360,7 +361,7 @@ static int ppc_radix64_process_scoped_xlate(PowerPCCPU
> *cpu, int rwx,
> &fault_cause, &pte_addr);
> if (ret) {
> /* No valid PTE */
> - if (cause_excp) {
> + if (guest_visible) {
> ppc_radix64_raise_si(cpu, rwx, eaddr, fault_cause);
> }
> return ret;
> @@ -380,7 +381,7 @@ static int ppc_radix64_process_scoped_xlate(PowerPCCPU
> *cpu, int rwx,
> ret = ppc_radix64_partition_scoped_xlate(cpu, 0, eaddr, pte_addr,
> pate, &h_raddr, &h_prot,
> &h_page_size, true,
> - cause_excp);
> + guest_visible);
> if (ret) {
> return ret;
> }
> @@ -389,7 +390,7 @@ static int ppc_radix64_process_scoped_xlate(PowerPCCPU
> *cpu, int rwx,
> &nls, g_page_size, &pte,
> &fault_cause);
> if (ret) {
> /* No valid pte */
> - if (cause_excp) {
> + if (guest_visible) {
> ppc_radix64_raise_si(cpu, rwx, eaddr, fault_cause);
> }
> return ret;
> @@ -406,13 +407,15 @@ static int ppc_radix64_process_scoped_xlate(PowerPCCPU
> *cpu, int rwx,
>
> if (ppc_radix64_check_prot(cpu, rwx, pte, &fault_cause, g_prot, false)) {
> /* Access denied due to protection */
> - if (cause_excp) {
> + if (guest_visible) {
> ppc_radix64_raise_si(cpu, rwx, eaddr, fault_cause);
> }
> return 1;
> }
>
> - ppc_radix64_set_rc(cpu, rwx, pte, pte_addr, g_prot);
> + if (guest_visible) {
> + ppc_radix64_set_rc(cpu, rwx, pte, pte_addr, g_prot);
> + }
>
> return 0;
> }
> @@ -437,7 +440,7 @@ static int ppc_radix64_process_scoped_xlate(PowerPCCPU
> *cpu, int rwx,
> static int ppc_radix64_xlate(PowerPCCPU *cpu, vaddr eaddr, int rwx,
> bool relocation,
> hwaddr *raddr, int *psizep, int *protp,
> - bool cause_excp)
> + bool guest_visible)
> {
> CPUPPCState *env = &cpu->env;
> uint64_t lpid, pid;
> @@ -447,7 +450,7 @@ static int ppc_radix64_xlate(PowerPCCPU *cpu, vaddr
> eaddr, int rwx,
>
> /* Virtual Mode Access - get the fully qualified address */
> if (!ppc_radix64_get_fully_qualified_addr(&cpu->env, eaddr, &lpid,
> &pid)) {
> - if (cause_excp) {
> + if (guest_visible) {
> ppc_radix64_raise_segi(cpu, rwx, eaddr);
> }
> return 1;
> @@ -460,13 +463,13 @@ static int ppc_radix64_xlate(PowerPCCPU *cpu, vaddr
> eaddr, int rwx,
> vhc->get_pate(cpu->vhyp, &pate);
> } else {
> if (!ppc64_v3_get_pate(cpu, lpid, &pate)) {
> - if (cause_excp) {
> + if (guest_visible) {
> ppc_radix64_raise_si(cpu, rwx, eaddr, DSISR_NOPTE);
> }
> return 1;
> }
> if (!validate_pate(cpu, lpid, &pate)) {
> - if (cause_excp) {
> + if (guest_visible) {
> ppc_radix64_raise_si(cpu, rwx, eaddr, DSISR_R_BADCONFIG);
> }
> return 1;
> @@ -487,7 +490,7 @@ static int ppc_radix64_xlate(PowerPCCPU *cpu, vaddr
> eaddr, int rwx,
> if (relocation) {
> int ret = ppc_radix64_process_scoped_xlate(cpu, rwx, eaddr, pid,
> pate, &g_raddr, &prot,
> - &psize, cause_excp);
> + &psize, guest_visible);
> if (ret) {
> return ret;
> }
> @@ -510,7 +513,7 @@ static int ppc_radix64_xlate(PowerPCCPU *cpu, vaddr
> eaddr, int rwx,
>
> ret = ppc_radix64_partition_scoped_xlate(cpu, rwx, eaddr,
> g_raddr,
> pate, raddr, &prot,
> &psize,
> - 0, cause_excp);
> + 0, guest_visible);
> if (ret) {
> return ret;
> }
>
- Re: [PATCH v2 1/6] target/ppc: Pass const pointer to ppc_radix64_get_prot_amr(), (continued)
- [PATCH v2 2/6] target/ppc: Pass const pointer to ppc_radix64_get_fully_qualified_addr(), Greg Kurz, 2020/05/13
- [PATCH v2 3/6] target/ppc: Don't initialize some local variables in ppc_radix64_xlate(), Greg Kurz, 2020/05/13
- [PATCH v2 5/6] target/ppc: Fix arguments to ppc_radix64_partition_scoped_xlate(), Greg Kurz, 2020/05/13
- [PATCH v2 4/6] target/ppc: Add missing braces in ppc_radix64_partition_scoped_xlate(), Greg Kurz, 2020/05/13
- [PATCH v2 6/6] target/ppc: Don't update radix PTE R/C bits with gdbstub, Greg Kurz, 2020/05/13
- Re: [PATCH v2 6/6] target/ppc: Don't update radix PTE R/C bits with gdbstub,
Cédric Le Goater <=
- Re: [PATCH v2 0/6] target/ppc: Various clean-up and fixes for radix64, David Gibson, 2020/05/14