[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[PATCH v7 36/75] target/riscv: rvv-1.0: floating-point move instruction
From: |
frank . chang |
Subject: |
[PATCH v7 36/75] target/riscv: rvv-1.0: floating-point move instruction |
Date: |
Fri, 26 Feb 2021 11:18:20 +0800 |
From: Frank Chang <frank.chang@sifive.com>
NaN-boxed the scalar floating-point register based on RVV 1.0's rules.
Signed-off-by: Frank Chang <frank.chang@sifive.com>
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
---
target/riscv/insn_trans/trans_rvv.c.inc | 16 ++++++++++++++--
1 file changed, 14 insertions(+), 2 deletions(-)
diff --git a/target/riscv/insn_trans/trans_rvv.c.inc
b/target/riscv/insn_trans/trans_rvv.c.inc
index 1839fc0a56b..7ac7d6a2b92 100644
--- a/target/riscv/insn_trans/trans_rvv.c.inc
+++ b/target/riscv/insn_trans/trans_rvv.c.inc
@@ -2691,9 +2691,15 @@ static bool trans_vfmv_v_f(DisasContext *s, arg_vfmv_v_f
*a)
require_rvf(s) &&
vext_check_isa_ill(s) &&
require_align(a->rd, s->lmul)) {
+ TCGv_i64 t1;
+
if (s->vl_eq_vlmax) {
+ t1 = tcg_temp_new_i64();
+ /* NaN-box f[rs1] */
+ do_nanbox(s, t1, cpu_fpr[a->rs1]);
+
tcg_gen_gvec_dup_i64(s->sew, vreg_ofs(s, a->rd),
- MAXSZ(s), MAXSZ(s), cpu_fpr[a->rs1]);
+ MAXSZ(s), MAXSZ(s), t1);
mark_vs_dirty(s);
} else {
TCGv_ptr dest;
@@ -2707,16 +2713,22 @@ static bool trans_vfmv_v_f(DisasContext *s,
arg_vfmv_v_f *a)
TCGLabel *over = gen_new_label();
tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_vl, 0, over);
+ t1 = tcg_temp_new_i64();
+ /* NaN-box f[rs1] */
+ do_nanbox(s, t1, cpu_fpr[a->rs1]);
+
dest = tcg_temp_new_ptr();
desc = tcg_const_i32(simd_desc(0, s->vlen / 8, data));
tcg_gen_addi_ptr(dest, cpu_env, vreg_ofs(s, a->rd));
- fns[s->sew - 1](dest, cpu_fpr[a->rs1], cpu_env, desc);
+
+ fns[s->sew - 1](dest, t1, cpu_env, desc);
tcg_temp_free_ptr(dest);
tcg_temp_free_i32(desc);
mark_vs_dirty(s);
gen_set_label(over);
}
+ tcg_temp_free_i64(t1);
return true;
}
return false;
--
2.17.1
- [PATCH v7 25/75] target/riscv: rvv-1.0: take fractional LMUL into vector max elements calculation, (continued)
- [PATCH v7 25/75] target/riscv: rvv-1.0: take fractional LMUL into vector max elements calculation, frank . chang, 2021/02/25
- [PATCH v7 26/75] target/riscv: rvv-1.0: floating-point square-root instruction, frank . chang, 2021/02/25
- [PATCH v7 27/75] target/riscv: rvv-1.0: floating-point classify instructions, frank . chang, 2021/02/25
- [PATCH v7 28/75] target/riscv: rvv-1.0: mask population count instruction, frank . chang, 2021/02/25
- [PATCH v7 29/75] target/riscv: rvv-1.0: find-first-set mask bit instruction, frank . chang, 2021/02/25
- [PATCH v7 30/75] target/riscv: rvv-1.0: set-X-first mask bit instructions, frank . chang, 2021/02/25
- [PATCH v7 31/75] target/riscv: rvv-1.0: iota instruction, frank . chang, 2021/02/25
- [PATCH v7 32/75] target/riscv: rvv-1.0: element index instruction, frank . chang, 2021/02/25
- [PATCH v7 33/75] target/riscv: rvv-1.0: allow load element with sign-extended, frank . chang, 2021/02/25
- [PATCH v7 34/75] target/riscv: rvv-1.0: register gather instructions, frank . chang, 2021/02/25
- [PATCH v7 36/75] target/riscv: rvv-1.0: floating-point move instruction,
frank . chang <=
- [PATCH v7 35/75] target/riscv: rvv-1.0: integer scalar move instructions, frank . chang, 2021/02/25
- [PATCH v7 37/75] target/riscv: rvv-1.0: floating-point scalar move instructions, frank . chang, 2021/02/25
- [PATCH v7 38/75] target/riscv: rvv-1.0: whole register move instructions, frank . chang, 2021/02/25
- [PATCH v7 39/75] target/riscv: rvv-1.0: integer extension instructions, frank . chang, 2021/02/25
- [PATCH v7 40/75] target/riscv: rvv-1.0: single-width averaging add and subtract instructions, frank . chang, 2021/02/25
- [PATCH v7 41/75] target/riscv: rvv-1.0: single-width bit shift instructions, frank . chang, 2021/02/25
- [PATCH v7 42/75] target/riscv: rvv-1.0: integer add-with-carry/subtract-with-borrow, frank . chang, 2021/02/25
- [PATCH v7 43/75] target/riscv: rvv-1.0: narrowing integer right shift instructions, frank . chang, 2021/02/25
- [PATCH v7 44/75] target/riscv: rvv-1.0: widening integer multiply-add instructions, frank . chang, 2021/02/25
- [PATCH v7 45/75] target/riscv: rvv-1.0: single-width saturating add and subtract instructions, frank . chang, 2021/02/25