[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[PATCH v2 68/90] target/sparc: Move PDIST to decodetree
|
From: |
Richard Henderson |
|
Subject: |
[PATCH v2 68/90] target/sparc: Move PDIST to decodetree |
|
Date: |
Mon, 16 Oct 2023 23:12:22 -0700 |
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
---
target/sparc/insns.decode | 1 +
target/sparc/translate.c | 41 +++++++++++++++++++++------------------
2 files changed, 23 insertions(+), 19 deletions(-)
diff --git a/target/sparc/insns.decode b/target/sparc/insns.decode
index 197d6a0db3..64a7b3bd0b 100644
--- a/target/sparc/insns.decode
+++ b/target/sparc/insns.decode
@@ -270,6 +270,7 @@ FABSd 10 ..... 110100 00000 0 0000 1010 .....
@r_r2
FMUL8ULx16 10 ..... 110110 ..... 0 0011 0111 ..... @r_r_r
FMULD8SUx16 10 ..... 110110 ..... 0 0011 1000 ..... @r_r_r
FMULD8ULx16 10 ..... 110110 ..... 0 0011 1001 ..... @r_r_r
+ PDIST 10 ..... 110110 ..... 0 0011 1110 ..... @r_r_r
FPMERGE 10 ..... 110110 ..... 0 0100 1011 ..... @r_r_r
FEXPAND 10 ..... 110110 ..... 0 0100 1101 ..... @r_r_r
diff --git a/target/sparc/translate.c b/target/sparc/translate.c
index a5901164f3..5d2c95841a 100644
--- a/target/sparc/translate.c
+++ b/target/sparc/translate.c
@@ -68,6 +68,7 @@
#define gen_helper_fmuld8ulx16 ({ g_assert_not_reached(); NULL; })
#define gen_helper_fpmerge ({ g_assert_not_reached(); NULL; })
#define gen_helper_fexpand ({ g_assert_not_reached(); NULL; })
+#define gen_helper_pdist ({ g_assert_not_reached(); NULL; })
#define FSR_LDXFSR_MASK ({ qemu_build_not_reached(); 0; })
#define FSR_LDXFSR_OLDMASK ({ qemu_build_not_reached(); 0; })
# ifdef CONFIG_USER_ONLY
@@ -1634,21 +1635,6 @@ static void gen_gsr_fop_DDD(DisasContext *dc, int rd,
int rs1, int rs2,
gen_store_fpr_D(dc, rd, dst);
}
-
-static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2,
- void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64,
TCGv_i64))
-{
- TCGv_i64 dst, src0, src1, src2;
-
- src1 = gen_load_fpr_D(dc, rs1);
- src2 = gen_load_fpr_D(dc, rs2);
- src0 = gen_load_fpr_D(dc, rd);
- dst = gen_dest_fpr_D(dc, rd);
-
- gen(dst, src0, src1, src2);
-
- gen_store_fpr_D(dc, rd, dst);
-}
#endif
static void gen_fop_QQ(DisasContext *dc, int rd, int rs,
@@ -4989,6 +4975,26 @@ TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64)
TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64)
TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64)
+static bool do_dddd(DisasContext *dc, arg_r_r_r *a,
+ void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
+{
+ TCGv_i64 dst, src0, src1, src2;
+
+ if (gen_trap_ifnofpu(dc)) {
+ return true;
+ }
+
+ dst = gen_dest_fpr_D(dc, a->rd);
+ src0 = gen_load_fpr_D(dc, a->rd);
+ src1 = gen_load_fpr_D(dc, a->rs1);
+ src2 = gen_load_fpr_D(dc, a->rs2);
+ func(dst, src0, src1, src2);
+ gen_store_fpr_D(dc, a->rd, dst);
+ return advance_pc(dc);
+}
+
+TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist)
+
#define CHECK_IU_FEATURE(dc, FEATURE) \
if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \
goto illegal_insn;
@@ -5398,6 +5404,7 @@ static void disas_sparc_legacy(DisasContext *dc, unsigned
int insn)
case 0x039: /* VIS I fmuld8ulx16 */
case 0x04b: /* VIS I fpmerge */
case 0x04d: /* VIS I fexpand */
+ case 0x03e: /* VIS I pdist */
g_assert_not_reached(); /* in decodetree */
case 0x020: /* VIS I fcmple16 */
CHECK_FPU_FEATURE(dc, VIS1);
@@ -5473,10 +5480,6 @@ static void disas_sparc_legacy(DisasContext *dc,
unsigned int insn)
gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64);
gen_store_fpr_F(dc, rd, cpu_dst_32);
break;
- case 0x03e: /* VIS I pdist */
- CHECK_FPU_FEATURE(dc, VIS1);
- gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist);
- break;
case 0x048: /* VIS I faligndata */
CHECK_FPU_FEATURE(dc, VIS1);
gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata);
--
2.34.1
- [PATCH v2 53/90] target/sparc: Move PREFETCH, PREFETCHA to decodetree, (continued)
- [PATCH v2 53/90] target/sparc: Move PREFETCH, PREFETCHA to decodetree, Richard Henderson, 2023/10/17
- [PATCH v2 55/90] target/sparc: Move simple fp load/store to decodetree, Richard Henderson, 2023/10/17
- [PATCH v2 57/90] target/sparc: Move LDFSR, STFSR to decodetree, Richard Henderson, 2023/10/17
- [PATCH v2 58/90] target/sparc: Merge LDFSR, LDXFSR implementations, Richard Henderson, 2023/10/17
- [PATCH v2 61/90] target/sparc: Move ADDRALIGN* to decodetree, Richard Henderson, 2023/10/17
- [PATCH v2 64/90] target/sparc: Move FMOVD, FNEGD, FABSD, FSRC*D, FNOT*D to decodetree, Richard Henderson, 2023/10/17
- [PATCH v2 63/90] target/sparc: Move FMOVS, FNEGS, FABSS, FSRC*S, FNOT*S to decodetree, Richard Henderson, 2023/10/17
- [PATCH v2 59/90] target/sparc: Move EDGE* to decodetree, Richard Henderson, 2023/10/17
- [PATCH v2 60/90] target/sparc: Move ARRAY* to decodetree, Richard Henderson, 2023/10/17
- [PATCH v2 65/90] target/sparc: Use tcg_gen_vec_{add,sub}*, Richard Henderson, 2023/10/17
- [PATCH v2 68/90] target/sparc: Move PDIST to decodetree,
Richard Henderson <=
- [PATCH v2 70/90] target/sparc: Move gen_fop_FF insns to decodetree, Richard Henderson, 2023/10/17
- [PATCH v2 73/90] target/sparc: Move gen_fop_FFF insns to decodetree, Richard Henderson, 2023/10/17
- [PATCH v2 75/90] target/sparc: Move gen_fop_QQQ insns to decodetree, Richard Henderson, 2023/10/17
- [PATCH v2 69/90] target/sparc: Move gen_gsr_fop_DDD insns to decodetree, Richard Henderson, 2023/10/17
- [PATCH v2 79/90] target/sparc: Move FiTOd, FsTOd, FsTOx to decodetree, Richard Henderson, 2023/10/17
- [PATCH v2 72/90] target/sparc: Move FSQRTq to decodetree, Richard Henderson, 2023/10/17
- [PATCH v2 74/90] target/sparc: Move gen_fop_DDD insns to decodetree, Richard Henderson, 2023/10/17
- [PATCH v2 78/90] target/sparc: Move gen_fop_FD insns to decodetree, Richard Henderson, 2023/10/17
- [PATCH v2 76/90] target/sparc: Move FSMULD to decodetree, Richard Henderson, 2023/10/17
- [PATCH v2 77/90] target/sparc: Move FDMULQ to decodetree, Richard Henderson, 2023/10/17