[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-riscv] [PATCH v2 10/11] RISC-V: Update load reservation comment in
From: |
Alistair Francis |
Subject: |
[Qemu-riscv] [PATCH v2 10/11] RISC-V: Update load reservation comment in do_interrupt |
Date: |
Thu, 21 Feb 2019 00:44:48 +0000 |
From: Michael Clark <address@hidden>
Cc: Palmer Dabbelt <address@hidden>
Cc: Alistair Francis <address@hidden>
Signed-off-by: Michael Clark <address@hidden>
Signed-off-by: Alistair Francis <address@hidden>
---
target/riscv/cpu_helper.c | 8 +++++++-
1 file changed, 7 insertions(+), 1 deletion(-)
diff --git a/target/riscv/cpu_helper.c b/target/riscv/cpu_helper.c
index 6d3fbc3401..b17f169681 100644
--- a/target/riscv/cpu_helper.c
+++ b/target/riscv/cpu_helper.c
@@ -525,7 +525,13 @@ void riscv_cpu_do_interrupt(CPUState *cs)
((async && (env->mtvec & 3) == 1) ? cause * 4 : 0);
riscv_cpu_set_mode(env, PRV_M);
}
- /* TODO yield load reservation */
+
+ /* NOTE: it is not necessary to yield load reservations here. It is only
+ * necessary for an SC from "another hart" to cause a load reservation
+ * to be yielded. Refer to the memory consistency model section of the
+ * RISC-V ISA Specification.
+ */
+
#endif
cs->exception_index = EXCP_NONE; /* mark handled to qemu */
}
--
2.20.1
- [Qemu-riscv] [PATCH v2 00/11] Upstream RISC-V fork patches, part 4, Alistair Francis, 2019/02/20
- [Qemu-riscv] [PATCH v2 02/11] RISC-V: Replace __builtin_popcount with ctpop8 in PLIC, Alistair Francis, 2019/02/20
- [Qemu-riscv] [PATCH v2 03/11] RISC-V: Allow interrupt controllers to claim interrupts, Alistair Francis, 2019/02/20
- [Qemu-riscv] [PATCH v2 05/11] elf: Add RISC-V PSABI ELF header defines, Alistair Francis, 2019/02/20
- [Qemu-riscv] [PATCH v2 01/11] riscv: pmp: Log pmp access errors as guest errors, Alistair Francis, 2019/02/20
- [Qemu-riscv] [PATCH v2 04/11] RISC-V: Remove unnecessary disassembler constraints, Alistair Francis, 2019/02/20
- [Qemu-riscv] [PATCH v2 06/11] RISC-V: linux-user support for RVE ABI, Alistair Francis, 2019/02/20
- [Qemu-riscv] [PATCH v2 07/11] RISC-V: Change local interrupts from edge to level, Alistair Francis, 2019/02/20
- [Qemu-riscv] [PATCH v2 10/11] RISC-V: Update load reservation comment in do_interrupt,
Alistair Francis <=
- [Qemu-riscv] [PATCH v2 11/11] riscv: sifive_u: Allow up to 4 CPUs to be created, Alistair Francis, 2019/02/20
- [Qemu-riscv] [PATCH v2 09/11] RISC-V: Convert trap debugging to trace events, Alistair Francis, 2019/02/20
- [Qemu-riscv] [PATCH v2 08/11] RISC-V: Add support for vectored interrupts, Alistair Francis, 2019/02/20