qemu-riscv
[Top][All Lists]
Advanced

[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]

Re: [PATCH v3 0/3] hw/riscv: Add a serial property to sifive_u


From: Alistair Francis
Subject: Re: [PATCH v3 0/3] hw/riscv: Add a serial property to sifive_u
Date: Tue, 21 Apr 2020 10:40:05 -0700

On Mon, Apr 20, 2020 at 7:17 PM Bin Meng <address@hidden> wrote:
>
> On Tue, Apr 21, 2020 at 3:26 AM Alistair Francis <address@hidden> wrote:
> >
> > On Wed, Apr 1, 2020 at 10:39 PM Bin Meng <address@hidden> wrote:
> > >
> > > On Tue, Mar 24, 2020 at 10:08 AM Bin Meng <address@hidden> wrote:
> > > >
> > > > Hi Palmer,
> > > >
> > > > On Sat, Mar 7, 2020 at 5:45 AM Alistair Francis
> > > > <address@hidden> wrote:
> > > > >
> > > > > At present the board serial number is hard-coded to 1, and passed
> > > > > to OTP model during initialization. Firmware (FSBL, U-Boot) uses
> > > > > the serial number to generate a unique MAC address for the on-chip
> > > > > ethernet controller. When multiple QEMU 'sifive_u' instances are
> > > > > created and connected to the same subnet, they all have the same
> > > > > MAC address hence it creates a unusable network.
> > > > >
> > > > > A new "serial" property is introduced to specify the board serial
> > > > > number. When not given, the default serial number 1 is used.
> > > > >
> > > >
> > > > Could you please take this for v5.0.0?
> >
> > Applied to the RISC-V tree for 5.1
> >
>
> Sigh, this patch was submitted on Mar 7 and that is before soft freeze ...
>
> Any chance to get this in 5.0?

That is up to Palmer. I'm only taking over PRs after the 5.0 release.

Alistair

>
> Regards,
> Bin



reply via email to

[Prev in Thread] Current Thread [Next in Thread]