[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[PATCH v14 08/20] disas/riscv: enable `lpad` disassembly
From: |
Deepak Gupta |
Subject: |
[PATCH v14 08/20] disas/riscv: enable `lpad` disassembly |
Date: |
Thu, 12 Sep 2024 16:53:08 -0700 |
Signed-off-by: Deepak Gupta <debug@rivosinc.com>
Co-developed-by: Jim Shu <jim.shu@sifive.com>
Co-developed-by: Andy Chiu <andy.chiu@sifive.com>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
---
disas/riscv.c | 18 +++++++++++++++++-
disas/riscv.h | 2 ++
2 files changed, 19 insertions(+), 1 deletion(-)
diff --git a/disas/riscv.c b/disas/riscv.c
index 5965574d87..2942a5800f 100644
--- a/disas/riscv.c
+++ b/disas/riscv.c
@@ -976,6 +976,7 @@ typedef enum {
rv_op_amocas_h = 945,
rv_op_wrs_sto = 946,
rv_op_wrs_nto = 947,
+ rv_op_lpad = 948,
} rv_op;
/* register names */
@@ -2236,6 +2237,7 @@ const rv_opcode_data rvi_opcode_data[] = {
{ "amocas.h", rv_codec_r_a, rv_fmt_aqrl_rd_rs2_rs1, NULL, 0, 0, 0 },
{ "wrs.sto", rv_codec_none, rv_fmt_none, NULL, 0, 0, 0 },
{ "wrs.nto", rv_codec_none, rv_fmt_none, NULL, 0, 0, 0 },
+ { "lpad", rv_codec_lp, rv_fmt_imm, NULL, 0, 0, 0 },
};
/* CSR names */
@@ -2929,7 +2931,13 @@ static void decode_inst_opcode(rv_decode *dec, rv_isa
isa)
case 7: op = rv_op_andi; break;
}
break;
- case 5: op = rv_op_auipc; break;
+ case 5:
+ op = rv_op_auipc;
+ if (dec->cfg->ext_zicfilp &&
+ (((inst >> 7) & 0b11111) == 0b00000)) {
+ op = rv_op_lpad;
+ }
+ break;
case 6:
switch ((inst >> 12) & 0b111) {
case 0: op = rv_op_addiw; break;
@@ -4488,6 +4496,11 @@ static uint32_t operand_tbl_index(rv_inst inst)
return ((inst << 54) >> 56);
}
+static uint32_t operand_lpl(rv_inst inst)
+{
+ return inst >> 12;
+}
+
/* decode operands */
static void decode_inst_operands(rv_decode *dec, rv_isa isa)
@@ -4875,6 +4888,9 @@ static void decode_inst_operands(rv_decode *dec, rv_isa
isa)
dec->imm = sextract32(operand_rs2(inst), 0, 5);
dec->imm1 = operand_imm2(inst);
break;
+ case rv_codec_lp:
+ dec->imm = operand_lpl(inst);
+ break;
};
}
diff --git a/disas/riscv.h b/disas/riscv.h
index 16a08e4895..1182457aff 100644
--- a/disas/riscv.h
+++ b/disas/riscv.h
@@ -166,6 +166,7 @@ typedef enum {
rv_codec_r2_immhl,
rv_codec_r2_imm2_imm5,
rv_codec_fli,
+ rv_codec_lp,
} rv_codec;
/* structures */
@@ -228,6 +229,7 @@ enum {
#define rv_fmt_rs1_rs2 "O\t1,2"
#define rv_fmt_rd_imm "O\t0,i"
#define rv_fmt_rd_uimm "O\t0,Ui"
+#define rv_fmt_imm "O\ti"
#define rv_fmt_rd_offset "O\t0,o"
#define rv_fmt_rd_uoffset "O\t0,Uo"
#define rv_fmt_rd_rs1_rs2 "O\t0,1,2"
--
2.45.0
- [PATCH v14 00/20] riscv support for control flow integrity extensions, Deepak Gupta, 2024/09/12
- [PATCH v14 01/20] target/riscv: expose *envcfg csr and priv to qemu-user as well, Deepak Gupta, 2024/09/12
- [PATCH v14 03/20] target/riscv: Introduce elp state and enabling controls for zicfilp, Deepak Gupta, 2024/09/12
- [PATCH v14 02/20] target/riscv: Add zicfilp extension, Deepak Gupta, 2024/09/12
- [PATCH v14 05/20] target/riscv: additional code information for sw check, Deepak Gupta, 2024/09/12
- [PATCH v14 06/20] target/riscv: tracking indirect branches (fcfi) for zicfilp, Deepak Gupta, 2024/09/12
- [PATCH v14 04/20] target/riscv: save and restore elp state on priv transitions, Deepak Gupta, 2024/09/12
- [PATCH v14 07/20] target/riscv: zicfilp `lpad` impl and branch tracking, Deepak Gupta, 2024/09/12
- [PATCH v14 09/20] target/riscv: Expose zicfilp extension as a cpu property, Deepak Gupta, 2024/09/12
- [PATCH v14 08/20] disas/riscv: enable `lpad` disassembly,
Deepak Gupta <=
- [PATCH v14 10/20] target/riscv: Add zicfiss extension, Deepak Gupta, 2024/09/12
- [PATCH v14 11/20] target/riscv: introduce ssp and enabling controls for zicfiss, Deepak Gupta, 2024/09/12
- [PATCH v14 12/20] target/riscv: tb flag for shadow stack instructions, Deepak Gupta, 2024/09/12
- [PATCH v14 13/20] target/riscv: mmu changes for zicfiss shadow stack protection, Deepak Gupta, 2024/09/12
- [PATCH v14 14/20] target/riscv: AMO operations always raise store/AMO fault, Deepak Gupta, 2024/09/12
- [PATCH v14 15/20] target/riscv: update `decode_save_opc` to store extra word2, Deepak Gupta, 2024/09/12
- [PATCH v14 16/20] target/riscv: implement zicfiss instructions, Deepak Gupta, 2024/09/12
- [PATCH v14 17/20] target/riscv: compressed encodings for sspush and sspopchk, Deepak Gupta, 2024/09/12
- [PATCH v14 18/20] disas/riscv: enable disassembly for zicfiss instructions, Deepak Gupta, 2024/09/12
- [PATCH v14 19/20] disas/riscv: enable disassembly for compressed sspush/sspopchk, Deepak Gupta, 2024/09/12