qemu-devel
[Top][All Lists]
Advanced

[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]

[Qemu-devel] [PATCH RFC] virtio-pci: support config layout in BAR1


From: Michael S. Tsirkin
Subject: [Qemu-devel] [PATCH RFC] virtio-pci: support config layout in BAR1
Date: Wed, 5 Jun 2013 19:35:00 +0300

Some setups don't support enabling BAR0 (IO BAR). Reasons range from CPU
limitations (e.g. on some powerpc setups) to architecture limmitations
(e.g. a setup with >15 PCI bridges, with one virtio device behind each,
on x86).

PCI Express spec made IO optional, so future guests will disable IO for
a device in more and more configurations.

This patch makes it possible for host to mirror the config in BAR1, such
that these setups can work properly.

Guests with old drivers can't be fixed, they will continue to work as
well (or as bad) as they did previously.  For this reason, changing
revision id appears unnecessary - it would break setups that previously
worked, partially.

Future work on re-organizing layout won't conflict with this patch - it
can use a different BAR or put config at an offset, or update revision.

Signed-off-by: Michael S. Tsirkin <address@hidden>
---
 drivers/virtio/virtio_pci.c | 32 +++++++++++++++++++++++++++++++-
 1 file changed, 31 insertions(+), 1 deletion(-)

diff --git a/drivers/virtio/virtio_pci.c b/drivers/virtio/virtio_pci.c
index a7ce730..03564fe 100644
--- a/drivers/virtio/virtio_pci.c
+++ b/drivers/virtio/virtio_pci.c
@@ -675,6 +675,33 @@ static void virtio_pci_release_dev(struct device *_d)
         */
 }
 
+/* Map a BAR. But carefully: make sure we don't overlap the MSI-X table */
+static void __iomem * virtio_pci_iomap(struct pci_dev *pci_dev, int bar)
+{
+       int msix_cap = pci_find_capability(pci_dev, PCI_CAP_ID_MSIX);
+       if (msix_cap) {
+               u32 offset;
+               u8 bir;
+               pci_read_config_dword(pci_dev, msix_cap + PCI_MSIX_TABLE,
+                                     &offset);
+               bir = (u8)(offset & PCI_MSIX_TABLE_BIR);
+               offset &= PCI_MSIX_TABLE_OFFSET;
+               /* Spec says table offset is in a 4K page all by itself */
+               if (bir == bar && offset < 4096)
+                       return NULL;
+
+               pci_read_config_dword(pci_dev, msix_cap + PCI_MSIX_PBA,
+                                     &offset);
+               bir = (u8)(offset & PCI_MSIX_PBA_BIR);
+               offset &= PCI_MSIX_PBA_OFFSET;
+               /* Spec says table offset is in a 4K page all by itself. */
+               if (bir == bar && offset < 4096)
+                       return NULL;
+       }
+       /* 4K is enough for all devices at the moment. */
+       return pci_iomap(pci_dev, 0, 4096);
+}
+
 /* the PCI probing function */
 static int virtio_pci_probe(struct pci_dev *pci_dev,
                            const struct pci_device_id *id)
@@ -716,7 +743,10 @@ static int virtio_pci_probe(struct pci_dev *pci_dev,
        if (err)
                goto out_enable_device;
 
-       vp_dev->ioaddr = pci_iomap(pci_dev, 0, 0);
+       vp_dev->ioaddr = virtio_pci_iomap(pci_dev, 0);
+       /* Failed to map BAR0? Try with BAR1. */
+       if (vp_dev->ioaddr == NULL)
+               vp_dev->ioaddr = virtio_pci_iomap(pci_dev, 1);
        if (vp_dev->ioaddr == NULL) {
                err = -ENOMEM;
                goto out_req_regions;
-- 
MST



reply via email to

[Prev in Thread] Current Thread [Next in Thread]