[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
Re: [Qemu-devel] [PATCH v2 5/8] target-arm: Add ARMMMUFaultInfo
From: |
Edgar E. Iglesias |
Subject: |
Re: [Qemu-devel] [PATCH v2 5/8] target-arm: Add ARMMMUFaultInfo |
Date: |
Fri, 2 Oct 2015 19:10:11 -0700 |
User-agent: |
Mutt/1.5.21 (2010-09-15) |
On Thu, Oct 01, 2015 at 05:49:25PM -0700, Edgar E. Iglesias wrote:
> From: "Edgar E. Iglesias" <address@hidden>
>
> Introduce ARMMMUFaultInfo to propagate MMU Fault information
> across the MMU translation code path. This is in preparation for
> adding State-2 translation.
>
> No functional changes.
>
> Signed-off-by: Edgar E. Iglesias <address@hidden>
> ---
> target-arm/helper.c | 22 ++++++++++++++--------
> target-arm/internals.h | 11 ++++++++++-
> target-arm/op_helper.c | 3 ++-
> 3 files changed, 26 insertions(+), 10 deletions(-)
>
> diff --git a/target-arm/helper.c b/target-arm/helper.c
> index 51b0e61..7f66e3c 100644
> --- a/target-arm/helper.c
> +++ b/target-arm/helper.c
> @@ -18,7 +18,8 @@
> static bool get_phys_addr(CPUARMState *env, target_ulong address,
> int access_type, ARMMMUIdx mmu_idx,
> hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot,
> - target_ulong *page_size, uint32_t *fsr);
> + target_ulong *page_size, uint32_t *fsr,
> + ARMMMUFaultInfo *fi);
>
> /* Definitions for the PMCCNTR and PMCR registers */
> #define PMCRD 0x8
> @@ -1774,9 +1775,10 @@ static uint64_t do_ats_write(CPUARMState *env,
> uint64_t value,
> bool ret;
> uint64_t par64;
> MemTxAttrs attrs = {};
> + ARMMMUFaultInfo fi = {};
>
> ret = get_phys_addr(env, value, access_type, mmu_idx,
> - &phys_addr, &attrs, &prot, &page_size, &fsr);
> + &phys_addr, &attrs, &prot, &page_size, &fsr, &fi);
> if (extended_addresses_enabled(env)) {
> /* fsr is a DFSR/IFSR value for the long descriptor
> * translation table format, but with WnR always clear.
> @@ -6431,7 +6433,8 @@ typedef enum {
> static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address,
> int access_type, ARMMMUIdx mmu_idx,
> hwaddr *phys_ptr, MemTxAttrs *txattrs, int
> *prot,
> - target_ulong *page_size_ptr, uint32_t *fsr)
> + target_ulong *page_size_ptr, uint32_t *fsr,
> + ARMMMUFaultInfo *fi)
> {
> CPUState *cs = CPU(arm_env_get_cpu(env));
> /* Read an LPAE long-descriptor translation table. */
> @@ -6971,7 +6974,8 @@ static bool get_phys_addr_pmsav5(CPUARMState *env,
> uint32_t address,
> static bool get_phys_addr(CPUARMState *env, target_ulong address,
> int access_type, ARMMMUIdx mmu_idx,
> hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot,
> - target_ulong *page_size, uint32_t *fsr)
> + target_ulong *page_size, uint32_t *fsr,
> + ARMMMUFaultInfo *fi)
> {
> if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) {
> /* TODO: when we support EL2 we should here call ourselves
> recursively
> @@ -7030,7 +7034,7 @@ static bool get_phys_addr(CPUARMState *env,
> target_ulong address,
>
> if (regime_using_lpae_format(env, mmu_idx)) {
> return get_phys_addr_lpae(env, address, access_type, mmu_idx,
> phys_ptr,
> - attrs, prot, page_size, fsr);
> + attrs, prot, page_size, fsr, fi);
> } else if (regime_sctlr(env, mmu_idx) & SCTLR_XP) {
> return get_phys_addr_v6(env, address, access_type, mmu_idx, phys_ptr,
> attrs, prot, page_size, fsr);
> @@ -7045,7 +7049,8 @@ static bool get_phys_addr(CPUARMState *env,
> target_ulong address,
> * fsr with ARM DFSR/IFSR fault register format value on failure.
> */
> bool arm_tlb_fill(CPUState *cs, vaddr address,
> - int access_type, int mmu_idx, uint32_t *fsr)
> + int access_type, int mmu_idx, uint32_t *fsr,
> + ARMMMUFaultInfo *fi)
> {
> ARMCPU *cpu = ARM_CPU(cs);
> CPUARMState *env = &cpu->env;
> @@ -7056,7 +7061,7 @@ bool arm_tlb_fill(CPUState *cs, vaddr address,
> MemTxAttrs attrs = {};
>
> ret = get_phys_addr(env, address, access_type, mmu_idx, &phys_addr,
> - &attrs, &prot, &page_size, fsr);
> + &attrs, &prot, &page_size, fsr, fi);
> if (!ret) {
> /* Map a single [sub]page. */
> phys_addr &= TARGET_PAGE_MASK;
> @@ -7079,9 +7084,10 @@ hwaddr arm_cpu_get_phys_page_debug(CPUState *cs, vaddr
> addr)
> bool ret;
> uint32_t fsr;
> MemTxAttrs attrs = {};
> + ARMMMUFaultInfo fi = {};
>
> ret = get_phys_addr(env, addr, 0, cpu_mmu_index(env, false), &phys_addr,
> - &attrs, &prot, &page_size, &fsr);
> + &attrs, &prot, &page_size, &fsr, &fi);
>
> if (ret) {
> return -1;
> diff --git a/target-arm/internals.h b/target-arm/internals.h
> index 36a56aa..6157a41 100644
> --- a/target-arm/internals.h
> +++ b/target-arm/internals.h
> @@ -389,8 +389,17 @@ bool arm_is_psci_call(ARMCPU *cpu, int excp_type);
> void arm_handle_psci_call(ARMCPU *cpu);
> #endif
>
> +typedef struct ARMMMUFaultInfo ARMMMUFaultInfo;
> +
> +struct ARMMMUFaultInfo {
> + target_ulong s2addr; /* Address that caused a fault at stage 2. */
> + bool stage2; /* True if we faulted at stage 2. */
> + bool s1ptw; /* True if we faulted at stage 2 while doing a
> + * stage 1 page table walk. */
> +};
Hi,
I've changed the struct docs to the following for v3:
/**
* ARMMMUFaultInfo: Information describing an ARM MMU Fault
* @s2addr: Address that caused a fault at stage 2
* @stage2: True if we faulted at stage 2
* @s1ptw: True if we faulted at stage 2 while doing a stage 1 page-table walk
*/
typedef struct ARMMMUFaultInfo ARMMMUFaultInfo;
struct ARMMMUFaultInfo {
target_ulong s2addr;
bool stage2;
bool s1ptw;
};
Best regards,
Edgar
> +
> /* Do a page table walk and add page to TLB if possible */
> bool arm_tlb_fill(CPUState *cpu, vaddr address, int rw, int mmu_idx,
> - uint32_t *fsr);
> + uint32_t *fsr, ARMMMUFaultInfo *fi);
>
> #endif
> diff --git a/target-arm/op_helper.c b/target-arm/op_helper.c
> index 1425a1d..7ff3c61 100644
> --- a/target-arm/op_helper.c
> +++ b/target-arm/op_helper.c
> @@ -83,8 +83,9 @@ void tlb_fill(CPUState *cs, target_ulong addr, int
> is_write, int mmu_idx,
> {
> bool ret;
> uint32_t fsr = 0;
> + struct ARMMMUFaultInfo fi = {0};
>
> - ret = arm_tlb_fill(cs, addr, is_write, mmu_idx, &fsr);
> + ret = arm_tlb_fill(cs, addr, is_write, mmu_idx, &fsr, &fi);
> if (unlikely(ret)) {
> ARMCPU *cpu = ARM_CPU(cs);
> CPUARMState *env = &cpu->env;
> --
> 1.9.1
>
- [Qemu-devel] [PATCH v2 0/8] arm: Steps towards EL2 support round 5, Edgar E. Iglesias, 2015/10/08
- [Qemu-devel] [PATCH v2 1/8] target-arm: Add HPFAR_EL2, Edgar E. Iglesias, 2015/10/08
- [Qemu-devel] [PATCH v2 7/8] target-arm: Route S2 MMU faults to EL2, Edgar E. Iglesias, 2015/10/08
- Re: [Qemu-devel] [PATCH v2 0/8] arm: Steps towards EL2 support round 5, Edgar E. Iglesias, 2015/10/08
- [Qemu-devel] [PATCH v2 2/8] target-arm: Add computation of starting level for S2 PTW, Edgar E. Iglesias, 2015/10/08
- [Qemu-devel] [PATCH v2 3/8] target-arm: Add support for S2 page-table protection bits, Edgar E. Iglesias, 2015/10/08
- [Qemu-devel] [PATCH v2 4/8] target-arm: Avoid inline for get_phys_addr, Edgar E. Iglesias, 2015/10/08
- [Qemu-devel] [PATCH v2 5/8] target-arm: Add ARMMMUFaultInfo, Edgar E. Iglesias, 2015/10/08
- Re: [Qemu-devel] [PATCH v2 5/8] target-arm: Add ARMMMUFaultInfo,
Edgar E. Iglesias <=
- [Qemu-devel] [PATCH v2 6/8] target-arm: Add S2 translation support for S1 PTW, Edgar E. Iglesias, 2015/10/08
- [Qemu-devel] [PATCH v2 8/8] target-arm: Add support for S1 + S2 MMU translations, Edgar E. Iglesias, 2015/10/08