[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-devel] [PATCH v14 21/34] target/arm: [tcg] Port to insn_start
From: |
Richard Henderson |
Subject: |
[Qemu-devel] [PATCH v14 21/34] target/arm: [tcg] Port to insn_start |
Date: |
Fri, 14 Jul 2017 23:42:30 -1000 |
From: Lluís Vilanova <address@hidden>
Incrementally paves the way towards using the generic instruction translation
loop.
Signed-off-by: Lluís Vilanova <address@hidden>
Reviewed-by: Richard Henderson <address@hidden>
Reviewed-by: Alex Benneé <address@hidden>
Message-Id: <address@hidden>
Signed-off-by: Richard Henderson <address@hidden>
---
target/arm/translate.c | 15 +++++++++++----
1 file changed, 11 insertions(+), 4 deletions(-)
diff --git a/target/arm/translate.c b/target/arm/translate.c
index f5d69db..5e09682 100644
--- a/target/arm/translate.c
+++ b/target/arm/translate.c
@@ -11898,6 +11898,16 @@ static void arm_tr_tb_start(DisasContextBase *dcbase,
CPUState *cpu)
}
}
+static void arm_tr_insn_start(DisasContextBase *dcbase, CPUState *cpu)
+{
+ DisasContext *dc = container_of(dcbase, DisasContext, base);
+
+ dc->insn_start_idx = tcg_op_buf_count();
+ tcg_gen_insn_start(dc->pc,
+ (dc->condexec_cond << 4) | (dc->condexec_mask >> 1),
+ 0);
+}
+
/* generate intermediate code for basic block 'tb'. */
void gen_intermediate_code(CPUState *cs, TranslationBlock *tb)
{
@@ -11941,10 +11951,7 @@ void gen_intermediate_code(CPUState *cs,
TranslationBlock *tb)
do {
dc->base.num_insns++;
- dc->insn_start_idx = tcg_op_buf_count();
- tcg_gen_insn_start(dc->pc,
- (dc->condexec_cond << 4) | (dc->condexec_mask >> 1),
- 0);
+ arm_tr_insn_start(&dc->base, cs);
if (unlikely(!QTAILQ_EMPTY(&cs->breakpoints))) {
CPUBreakpoint *bp;
--
2.9.4
- [Qemu-devel] [PATCH v14 09/34] target/i386: [tcg] Port to DisasContextBase, (continued)
- [Qemu-devel] [PATCH v14 09/34] target/i386: [tcg] Port to DisasContextBase, Richard Henderson, 2017/07/15
- [Qemu-devel] [PATCH v14 12/34] target/i386: [tcg] Port to breakpoint_check, Richard Henderson, 2017/07/15
- [Qemu-devel] [PATCH v14 11/34] target/i386: [tcg] Port to insn_start, Richard Henderson, 2017/07/15
- [Qemu-devel] [PATCH v14 13/34] target/i386: [tcg] Port to translate_insn, Richard Henderson, 2017/07/15
- [Qemu-devel] [PATCH v14 14/34] target/i386: [tcg] Port to tb_stop, Richard Henderson, 2017/07/15
- [Qemu-devel] [PATCH v14 16/34] target/i386: [tcg] Port to generic translation framework, Richard Henderson, 2017/07/15
- [Qemu-devel] [PATCH v14 15/34] target/i386: [tcg] Port to disas_log, Richard Henderson, 2017/07/15
- [Qemu-devel] [PATCH v14 19/34] target/arm: [tcg, a64] Port to init_disas_context, Richard Henderson, 2017/07/15
- [Qemu-devel] [PATCH v14 18/34] target/arm: [tcg] Port to init_disas_context, Richard Henderson, 2017/07/15
- [Qemu-devel] [PATCH v14 17/34] target/arm: [tcg] Port to DisasContextBase, Richard Henderson, 2017/07/15
- [Qemu-devel] [PATCH v14 21/34] target/arm: [tcg] Port to insn_start,
Richard Henderson <=
- [Qemu-devel] [PATCH v14 20/34] target/arm: [tcg] Port to tb_start, Richard Henderson, 2017/07/15
- [Qemu-devel] [PATCH v14 22/34] target/arm: [tcg, a64] Port to insn_start, Richard Henderson, 2017/07/15
- [Qemu-devel] [PATCH v14 23/34] target/arm: [tcg, a64] Port to breakpoint_check, Richard Henderson, 2017/07/15
- [Qemu-devel] [PATCH v14 24/34] target/arm: [tcg] Port to translate_insn, Richard Henderson, 2017/07/15
- [Qemu-devel] [PATCH v14 26/34] target/arm: [tcg] Port to tb_stop, Richard Henderson, 2017/07/15
- [Qemu-devel] [PATCH v14 25/34] target/arm: [tcg, a64] Port to translate_insn, Richard Henderson, 2017/07/15